Open Access Open Access  Restricted Access Subscription or Fee Access

Design of Low Power Resistor Less Flash ADC for UWB Receiver Applications

Ankush Chunn, Rakesh Kumar Sarin

Abstract


In this paper, two designs of flash analog to digital converters (ADCs) based on threshold inverter quantization (TIQ) technique are presented. The parallel threshold inverter quantization (PTIQ) flash ADC exploits the advantage of reduction in capacitance and power consumption if the transistors are placed in parallel. Another design called low voltage tunable body bias (LVTBB) PTIQ ADC operates at near threshold voltage level to minimize the power consumption. The PTIQ and LVTBB ADC designs attain Figure of merit of 0.09625 picoJoule/conversion (pJ/conv) and 0.06 pJ/conv respectively which is comparable to the existing state of art ADCs.

 

Keywords: ADC, TIQ, PTIQ, LVTBB, threshold voltage, power consumption

Cite this Article

 

Ankush Chunn and Rakesh Kumar Sarin. Design of Low Power Resistor Less Flash ADC for UWB Receiver Applications. Journal of VLSI Design Tools and Technology. 2016; 6(3):     71–87p. 


Full Text:

PDF

Refbacks

  • There are currently no refbacks.