Open Access Open Access  Restricted Access Subscription or Fee Access

Analysis and Implementation of Folding and Interpolating Analog to Digital Converter using Submicron CMOS Technology

Rahulkumar S. Suthar, Priyesh P. Gandhi

Abstract


This paper presents folding and interpolating ADC with resolution of 5 bit. The simulation result is carried out using 0.18 μm CMOS process technology with supply voltage 1.8 V. This folding and interpolating ADC consumes less power than other and it is 10 mW. The rate of conversion is 50 MS/S. So, it is suitable for low power application and medium resolution portable devices.

 

Keywords: Folding ADC, interpolating, ADC, low power comparator

Cite this Article

 

Suthar Rahulkumar S, Gandhi Priyesh P. Analysis and Implementation of Folding and Interpolating Analog to Digital Converter using Submicron CMOS Technology. Journal of VLSI Design Tools & Technology. 2017; 7(1): 35–40p.


Full Text:

PDF

Refbacks

  • There are currently no refbacks.